# Multicycle operations

#### M. Sonza Reorda

Politecnico di Torino Dipartimento di Automatica e Informatica

1

#### FLOATING-POINT OPERATIONS

Floating point units perform more complex operations than integer ones.

Therefore, to force them to perform their job in a single clock cycle, the designer should

- either use a very slow clock, or
- make these units very complex.

As a popular alternative, floating point units generally require more than one clock cycle to complete.

The EX stage is composed of different functional units, and is repeated as many times, as the instruction requires.

#### **Extension for FP**



## **Latency and Initiation Interval**

- Latency
  - It is the number of cycles that should last between an instruction that produces a result and an instruction that uses the same result.
- Initiation interval
  - It is the number of cycles that must elapse between issuing two operations of the same type to the same unit.

# **Example**

| Functional Unit     | Latency | Initiation Interval |
|---------------------|---------|---------------------|
| Integer ALU         | 0       | 1                   |
| Data Memory         | 1       | 1                   |
| FP add              | 3       | 1                   |
| FP/integer multiply | 6       | 1                   |
| FP/integer divide   | 24      | 25                  |

#### 5

# **Pipelined FP units**



# **Example**



7

## **Hazards**

Due to the different structure of the EX stage, hazards may become more frequent.

#### Structural hazards

#### Structural hazards can occur:

- because of the unpipelined divide unit, several instructions could need it at the same time
- because the instructions have varying running times, the number of register writes required in a cycle can be larger than 1.

9

# **Contemporary register writes**

|                | Clock cycle number |    |    |    |     |     |    |     |     |     | $\cap$ |
|----------------|--------------------|----|----|----|-----|-----|----|-----|-----|-----|--------|
| Instruction    | 1                  | 2  | 3  | 4  | 5   | 6   | 7  | 8   | 9   | 10  | 11     |
| MUL.D F0,F4,F6 | IF                 | ID | M1 | M2 | M3  | M4  | M5 | M6  | M7  | MEM | WB     |
|                |                    | IF | ID | EX | MEM | WB  |    |     |     |     |        |
|                |                    |    | IF | ID | EX  | MEM | WB |     |     |     |        |
| ADD.D F2,F4,F6 |                    |    |    | IF | ID  | A1  | A2 | A3  | A4  | MEM | WB     |
|                |                    |    |    |    | IF  | ID  | EX | MEM | WB  |     |        |
|                |                    |    |    |    |     | IF  | ID | EX  | MEM | WB  |        |
| L.D F2,0(R2)   |                    |    |    |    |     |     | IF | ID  | EX  | MEM | WB     |
|                |                    |    |    |    |     |     |    |     |     |     | \ /    |

#### **Solutions**

- Adding other write ports (normally too expensive)
- Forcing a structural hazard:
  - instructions are stalled in the ID stage (using a reservation register), or
  - instructions are stalled before entering the MEM or WB stage.

11

# More frequent data hazards

Because of longer latency of operations, stalls for data hazards may stall the pipeline for longer periods.

#### **Example**

| 3.     |          | Clock cycle number |    |    |       |    |       |       |       |       |       |       |     |    |       |       |       |     |
|--------|----------|--------------------|----|----|-------|----|-------|-------|-------|-------|-------|-------|-----|----|-------|-------|-------|-----|
| Instru | ıction   | 1                  | 2  | 3  | 4     | 5  | 6     | 7     | 8     | 9     | 10    | 11    | 12  | 13 | 14    | 15    | 16    | 17  |
| L.D    | F4,0(R2) | IF                 | ID | EX | MEM   | WB |       |       |       |       |       |       |     |    |       |       |       |     |
| MUL.D  | F0,F4,F6 |                    | IF | ID | stall | M1 | M2    | M3    | M4    | M5    | M6    | M7    | MEM | WB |       |       |       |     |
| ADD.D  | F2,F0,F8 |                    |    | IF | stall | ID | stall | stall | stall | stall | stall | stall | A1  | A2 | A3    | A4    | MEM   |     |
| S.D    | F2,0(R2) |                    |    |    |       | IF | stall | stall | stall | stall | stall | stall | ID  | EX | stall | stall | stall | MEM |



13

## New data hazards

Instructions no longer reach WB in order: therefore, new kinds of data hazards are now possible.

#### **Example**

|                | Clock cycle number |    |    |    |     |     |    |     |     |     |    |  |
|----------------|--------------------|----|----|----|-----|-----|----|-----|-----|-----|----|--|
| Instruction    | 1                  | 2  | 3  | 4  | 5   | 6   | 7  | 8   | 9   | 10  | 11 |  |
| MUL.D F0,F4,F6 | IF                 | ID | M1 | M2 | М3  | M4  | M5 | M6  | M7  | MEM | WB |  |
|                |                    | IF | ID | EX | MEM | WB  |    |     |     |     |    |  |
|                |                    |    | IF | ID | EX  | MEM | WB |     |     |     |    |  |
| ADD.D F2,F4,F6 |                    |    |    | IF | ID  | A1  | A2 | A3  | A4  | MEM | WB |  |
|                |                    |    |    |    | IF  | ID  | EX | MEM | WB  |     |    |  |
|                |                    |    |    |    |     | IF  | ID | EX  | MEM | WB  |    |  |
| L.D F2,0(R2)   |                    |    |    |    |     |     | IF | ID  | EX  | MEM | WB |  |

New data h

L.D could write in F2 before ADD.D

Instructions no longer reach Wikinds of data hazards are now po

#### **Example**

|                | Clock cycle number |    |    |    |     |     | \  | \ L |     |     |     |
|----------------|--------------------|----|----|----|-----|-----|----|-----|-----|-----|-----|
| Instruction    | 1                  | 2  | 3  | 4  | 5   | 6   | 7  | 8   | 9   | 1 / | 11  |
| MUL.D F0,F4,F6 | IF                 | ID | M1 | M2 | М3  | M4  | M5 | M6  | M7  | M   | WB  |
|                |                    | IF | ID | EX | MEM | WB  |    |     |     |     |     |
|                |                    |    | IF | ID | EX  | MEM | WB |     |     |     |     |
| ADD.D F2,F4,F6 |                    |    |    | IF | ID  | A1  | A2 | A3  | A4  | MEM | WB  |
|                |                    |    |    |    | IF  | ID  | EX | MEM | WB  |     |     |
|                |                    |    |    |    |     | IF  | ID | EX  | MEM | WB  | _/_ |
| L.D F2,0(R2)   |                    |    |    |    |     |     | IF | ID  | EX  | MEM | WB  |



#### **Solution**

Before issuing an instruction to the EX stage, check whether it is going to write on the same register of an instruction still in the EX stage.

In this case, stall the former instruction.

17

## **Summary**

If hazard detection is always performed in the ID stage, three checks have to be performed:

- structural hazards (involving the divide unit and the write port)
- RAW data hazards: check whether some source register is listed among the destination registers of pending instructions, and whether this register will not be available at the right moment
- WAW data hazards: check whether the instruction currently in ID has the same destination register of any instruction in A1,...,A4, D, M1, ..., M7.

## Imprecise exceptions

Guaranteeing precise exceptions is more complex with multiple cycle instructions.

#### **Example**

```
DIV.D F0, F2, F4
ADD.D F10, F10, F8
SUB.D F12, F12, F14
```

Instructions ADD.D and SUB.D complete before DIV.D (out-of-order completion). If an exception arises during SUB.D, an imprecise exception occurs.

19

#### **Solutions**

- Accepting imprecise exceptions
- Providing a fast, but imprecise operating mode, and a slow, but precise one (only one FP instruction is executed at a time)
- Buffering the results of each instruction until all the previously issued instructions have been completed
- Forcing the FP units to early determine whether an instruction can cause an exception, and issuing further instructions only when the previous ones are guaranteed not to cause an exception.

## THE MIPS R4000 PIPELINE

The MIPS R-4000 processor is a 64-bit microprocessor whose instruction set is similar to the MIPS64 one.

The R-4000 uses a deeper pipeline (8 stages) to account for slower cache access and higher clock frequency:

memory accesses are decomposed in several stages.

21

## The 8-stage pipeline





# The 8-stage pipeline



24



# The 8-stage pipeline





# The 8-stage pipeline





Both instruction and data memory accesses The 8-sta are pipelined: a new instruction can start on every clock cycle. IF IS EX DF DS TC WB Data memory Reg Instruction memory

## **Characteristics**

- More forwarding is required
- Increased load delay (2 cycles)
- Increased branch delay (3 cycles).

31

# Load delay





# **Branch delay**





# **FP** pipeline

- The FP unit is composed of three functional units: divider, multiplier, adder
- the FP unit can be thought as composed of 8 different stages:

| stage | functional unit | description        |
|-------|-----------------|--------------------|
| Α     | adder           | Mantissa ADD stage |
| D     | divider         | divide             |
| E     | multiplier      | exception test     |
| M     | multiplier      | multiplier l       |
| N     | multiplier      | multiplier II      |
| R     | adder           | rounding           |
| S     | adder           | operand shift      |
| U     |                 | unpack numbers     |

# **FP** operations

| FP instruction | Latency | Initiation interval | Pipe stages                                                 |
|----------------|---------|---------------------|-------------------------------------------------------------|
| Add, subtract  | 4       | 3                   | U, S + A, A + R, R + S                                      |
| Multiply       | 8       | 4                   | U, E + M, M, M, M, N, N + A, R                              |
| Divide         | 36      | 35                  | U, A, R, D <sup>27</sup> , D + A, D + R, D + A, D + R, A, R |
| Square root    | 112     | 111                 | U, E, (A+R) <sup>108</sup> , A, R                           |
| Negate         | 2       | 1                   | U, S                                                        |
| Absolute value | 2       | 1                   | U, S                                                        |
| FP compare     | 3       | 2                   | U, A, R                                                     |

37

# **Performance**

Average results for the SPEC92 benchmarks:

| load stalls          | 0.10 |
|----------------------|------|
| branch stalls        | 0.36 |
| FP result stalls     | 0.46 |
| FP structural stalls | 0.09 |
| overall CPI          | 2.00 |